# Sequential Logic Design

```
1.
```

```
module D_latch (
    input wire D, // Data Input
    input wire G, // Enable (Gate)
    input wire CLR, // Active Low Clear
    output reg Q // Output
);
    always @(*) begin
        if (!CLR) begin
                          // Active low clear
            Q = 0;
        end else if (G) begin // When G is high, latch follows D
            Q = D;
        end
        // When G is low, Q retains its value (latch behavior)
    end
endmodule
module D_latch_tb;
    reg D, G, CLR;
   wire Q;
    // Instantiate the data latch
    D_latch uut (
        .D(D),
        .G(G),
        .CLR(CLR),
        Q(Q)
    );
    // Testbench logic
    initial begin
        // Randomized test sequence
        repeat (50) begin
            D = $random;
            G = $random;
            CLR = $random;
            #1; // Delay to avoid treating G as a clock
            $display("Time=%Ot | CLR=%b, G=%b, D=%b | Q=%b", $time, CLR, G, D,
Q);
        end
        // End simulation
        $finish;
    end
```



```
# Time=1 | CLR=1, G=1, D=0 | Q=0
# Time=2 | CLR=1, G=1, D=1 | Q=1
# Time=3 | CLR=1, G=0, D=1 | Q=1
# Time=4 | CLR=1, G=0, D=1 | Q=1
# Time=5 | CLR=1, G=0, D=1 | Q=1
# Time=6 | CLR=0, G=1, D=0 | Q=0
# Time=7 | CLR=0, G=1, D=1 | Q=0
# Time=8 | CLR=0, G=0, D=1 | Q=0
# Time=9 | CLR=0, G=1, D=0 | Q=0
# Time=10 | CLR=1, G=1, D=1 | Q=1
# Time=11 | CLR=0, G=0, D=1 | Q=0
# Time=12 | CLR=1, G=0, D=0 | Q=0
# Time=13 | CLR=1, G=1, D=0 | Q=0
# Time=14 | CLR=1, G=1, D=1 | Q=1
# Time=15 | CLR=1, G=0, D=0 | Q=1
# Time=16 | CLR=0, G=1, D=1 | Q=0
# Time=17 | CLR=0, G=0, D=0 | Q=0
# Time=18 | CLR=0, G=1, D=0 | Q=0
# Time=19 | CLR=1, G=1, D=0 | Q=0
# Time=20 | CLR=0, G=0, D=0 | Q=0
# Time=21 | CLR=1, G=0, D=0 | Q=0
# Time=22 | CLR=1, G=1, D=1 | Q=1
# Time=23 | CLR=0, G=0, D=1 | Q=0
# Time=24 | CLR=1, G=1, D=1 | Q=1
# Time=25 | CLR=1, G=0, D=0 | Q=1
# Time=26 | CLR=1, G=0, D=1 | Q=1
# Time=27 | CLR=1, G=0, D=1 | Q=1
# Time=28 | CLR=0, G=1, D=1 | Q=0
# Time=29 | CLR=0, G=1, D=1 | Q=0
```

# Time=30 | CLR=0, G=0, D=0 | Q=0

# 2. A.

```
module tff (
   input wire rstn,
                   // Active low asynchronous reset
   output reg q,
                   // Output
   output wire qbar // Complementary output
);
   assign qbar = ~q;
   always @(posedge clk or negedge rstn) begin
      if (!rstn)
                 // Active low reset
          q <= 0;
      else if (t) // Toggle output when t = 1
          q <= ~q;
   end
endmodule
```

# B.

```
module parameterized ff
    parameter FF_TYPE = "DFF" // Parameter to select flip-flop type: "DFF" or
"TFF"
)(
    input wire d,
                    // Data or toggle input
    input wire rstn, // Active low reset
    input wire clk, // Clock input
                    // Output
    output reg q,
   output wire qbar // Complement of the output
);
    // qbar is always the complement of q
    assign qbar = ~q;
    // Always block triggered on the rising edge of clk or falling edge of
rstn
    always @(posedge clk or negedge rstn) begin
        if (!rstn) begin
            // If reset is active (low), set q to 0
            q <= 0;
        end else begin
            if (FF_TYPE == "DFF") begin
                // D Flip-Flop behavior: q follows d
                q <= d;
            end else if (FF_TYPE == "TFF") begin
                // T Flip-Flop behavior: q toggles if d (toggle input) is 1
                q \leftarrow q \wedge d;
            end
        end
    end
endmodule
/*
    generate
        if (FF_TYPE == "DFF") begin : dff_inst
            dff dff_module (
                .d(d),
                .rstn(rstn),
                .clk(clk),
                q(q)
                .qbar(qbar)
            );
        end else if (FF_TYPE == "TFF") begin : tff_inst
            tff tff_module (
                .t(d),  // 'd' acts as 't' in T Flip-Flop mode
```

```
.rstn(rstn),
                  .clk(clk),
                  q(q)
                  .qbar(qbar)
             );
         end
    endgenerate
D. 1.
module param_ff_tb1;
    reg d, clk, rstn;
    wire q_param, qbar_param;
    wire q_golden, qbar_golden;
    // Instantiate parameterized Flip-Flop with DFF behavior
    param_ff #(.FF_TYPE("DFF")) uut (
         .d(d),
         .rstn(rstn),
         .clk(clk),
         .q(q_param),
         .qbar(qbar_param)
    );
    // Instantiate golden model (DFF)
    dff golden_model (
         .d(d),
         .rstn(rstn),
         .clk(clk),
         .q(q_golden),
         .qbar(qbar_golden)
    );
    // Clock Generation
    always #5 clk = ~clk; // Generate a 10ns clock period
    // Task to check correctness
   task check_output;
      if (q_param !== q_golden || qbar_param !== qbar_golden)
          $display("Mismatch at time %0t: q_param=%b, q_golden=%b", $time, q_param, q_golden);
      else
          $display("Pass at time %0t: q_param=%b, q_golden=%b", $time, q_param, q_golden);
   endtask
    initial begin
         // Initialize signals
```

```
clk = 0;
    rstn = 0;
    d = 0;
    // Apply Reset
    #10 rstn = 1;
    // Apply test vectors using repeat loop
    repeat (20) begin
        #10 d = random;
        #10 check_output;
    end
    // Apply reset and observe outputs
    #10 rstn = 0;
    #10 rstn = 1;
    check_output;
    // Finish simulation
    #50 $finish;
end
```



```
# Pass at time 30000: q_param=0, q_golden=0
# Pass at time 50000: q_param=1, q_golden=1
# Pass at time 70000: q_param=1, q_golden=1
# Pass at time 90000: q_param=1, q_golden=1
# Pass at time 110000: q_param=1, q_golden=1
# Pass at time 130000: q_param=1, q_golden=1
# Pass at time 150000: q_param=1, q_golden=1
```

```
# Pass at time 170000: q_param=0, q_golden=0
# Pass at time 190000: q param=1, q golden=1
# Pass at time 210000: q param=1, q golden=1
# Pass at time 230000: q_param=0, q_golden=0
# Pass at time 250000: q param=1, q golden=1
# Pass at time 270000: q_param=1, q_golden=1
# Pass at time 290000: q_param=0, q_golden=0
# Pass at time 310000: q_param=1, q_golden=1
# Pass at time 330000: q_param=0, q_golden=0
# Pass at time 350000: q_param=1, q_golden=1
# Pass at time 370000: q_param=0, q_golden=0
# Pass at time 390000: q_param=1, q_golden=1
# Pass at time 410000: q_param=1, q_golden=1
# Pass at time 430000: q_param=0, q_golden=0
D. 2.
module param_ff_tb2;
    reg t, clk, rstn;
    wire q param, qbar param;
    wire q_golden, qbar_golden;
    // Instantiate parameterized Flip-Flop with TFF behavior
    param_ff #(.FF_TYPE("TFF")) uut (
        .d(t), // In TFF mode, d acts as t
        .rstn(rstn),
        .clk(clk),
         .q(q_param),
        .qbar(qbar_param)
    );
    // Instantiate golden model (TFF)
    tff golden model (
        .t(t),
        .rstn(rstn),
        .clk(clk),
        .q(q_golden),
         .qbar(qbar_golden)
    );
    // Clock Generation
    always #5 clk = ~clk; // Generate a 10ns clock period
    // Task to check correctness
    task check_output;
      if (q_param !== q_golden || qbar_param !== qbar_golden)
          $display("Mismatch at time %0t: q_param=%b, q_golden=%b", $time, q_param, q_golden);
```

```
else
      $display("Pass at time %0t: q_param=%b, q_golden=%b", $time, q_param, q_golden);
endtask
 initial begin
     // Initialize signals
     clk = 0;
     rstn = 0;
     t = 0;
     // Apply Reset
     #10 rstn = 1;
     // Apply test vectors using repeat loop
     repeat (20) begin
         #10 t = 1; // Toggle
         #10 t = 0;
         check_output;
     end
     // Apply reset and observe outputs
     #10 rstn = 0;
     #10 rstn = 1;
     check_output;
     // Finish simulation
     #50 $finish;
end
```



```
# Pass at time 30000: q_param=1, q_golden=1
# Pass at time 50000: q_param=0, q_golden=0
# Pass at time 70000: q_param=1, q_golden=1
# Pass at time 90000: q_param=0, q_golden=0
# Pass at time 110000: q_param=1, q_golden=1
# Pass at time 130000: q param=0, q golden=0
# Pass at time 150000: q_param=1, q_golden=1
# Pass at time 170000: q_param=0, q_golden=0
# Pass at time 190000: q_param=1, q_golden=1
# Pass at time 210000: q_param=0, q_golden=0
# Pass at time 230000: q_param=1, q_golden=1
# Pass at time 250000: q_param=0, q_golden=0
# Pass at time 270000: q_param=1, q_golden=1
# Pass at time 290000: q_param=0, q_golden=0
# Pass at time 310000: q_param=1, q_golden=1
# Pass at time 330000: q_param=0, q_golden=0
# Pass at time 350000: q_param=1, q_golden=1
# Pass at time 370000: q_param=0, q_golden=0
# Pass at time 390000: q_param=1, q_golden=1
# Pass at time 410000: q_param=0, q_golden=0
# Pass at time 430000: q_param=0, q_golden=0
// run.do
vlib wrok
# Compile Design and Testbenches
vlog param FF.v
vlog D FF.v
vlog T FF.v
vlog param_FF_tb1.v
vlog param_FF_tb2.v
# Run Testbench 1 (DFF mode)
vsim -voptargs=+acc param_ff_tb1
add wave *
run -all
quit
# Run Testbench 2 (TFF mode)
vsim -voptargs=+acc param_FF_tb2
add wave *
run -all
quit
```

3.

```
module ripple_counter (
    input wire clk,
                        // Clock input
                        // Active low reset
    input wire rstn,
    output wire [3:0] out // 4-bit output
);
    // Internal signals for the flip-flop outputs
    wire [3:0] q;
    // Generate block to instantiate D flip-flops
    genvar i;
   generate
       for (i = 0; i < 4; i = i + 1) begin : gen_ff</pre>
           dff ff (
              .d(~q[i]), // Toggle input
               .rstn(rstn),
               .clk(i == 0 ? clk : q[i-1]), // First flip-flop, clocked by the main clock
              .q(q[i]),
              .qbar()
           );
       end
   endgenerate
    // Assign the outputs
    assign out = q;
endmodule
module ripple_counter_tb;
    // Declare testbench signals
    reg clk;
    reg rstn;
    wire [3:0] out;
    // Instantiate the 4-bit ripple counter
    ripple_counter uut (
        .clk(clk),
        .rstn(rstn),
        .out(out)
    );
    // Clock generation: 10 time unit period
    always begin
        #5 clk = ~clk; // Generate a clock with a period of 10 time units
    end
```

```
// Stimulus process: Generate randomized reset and check the output
    initial begin
        // Initialize signals
        clk = 0;
        rstn = 0;
        // Apply reset
        #10 rstn = 1; // Assert reset after 10 time units
        // Randomize and test the counter's behavior
        #10 rstn = 0; // De-assert reset
        // Wait for a few clock cycles and then check the output
        #40;
        // Randomize the reset and observe the ripple counter
        repeat (10) begin
            #20 rstn = $random; // Randomize reset signal
            #10; // Wait for a clock cycle
        end
        // End simulation after 200 time units
        #200;
        $stop;
    end
    // Monitor the outputs to check correctness
    initial begin
        $monitor("At time %t: out = %b", $time, out);
    end
endmodule
```



```
4.
```

```
module param_shift_register #(
   parameter LOAD_AVALUE = 1,
   parameter LOAD_SVALUE = 1,
   parameter SHIFT_WIDTH = 8,
   parameter SHIFT_DIRECTION = "LEFT" // "LEFT" or "RIGHT"
)(
   input wire sclr,
                          // Synchronous clear
   input wire load,
                            // Synchronous parallel load
    input wire [SHIFT_WIDTH-1:0] data, // Data input
    input wire clock,
                        // Clock input
                        // Clock enable
    input wire enable,
                          // Asynchronous clear
    input wire aclr,
   input wire aset,
                            // Asynchronous set
   output reg shiftout, // Serial shift data output
   output reg [SHIFT_WIDTH-1:0] q // Data output
);
always @(posedge clock or posedge aclr or posedge aset) begin
    if (aclr) begin
       q \leftarrow 0;
   end else if (aset) begin
       q <= LOAD AVALUE;</pre>
   end else if (enable) begin
       if (sclr) begin
           q <= 0;
       end else if (sset) begin
           q <= LOAD_SVALUE;</pre>
       end else if (load) begin
           q <= data;
       end else begin
           if (SHIFT_DIRECTION == "LEFT") begin
               shiftout <= q[SHIFT WIDTH-1];</pre>
               // shiftout gets the leftmost bit of q
               q <= {q[SHIFT_WIDTH-2:0], shiftin};</pre>
               // Shift left and append shiftin to the rightmost bit
           end else if (SHIFT DIRECTION == "RIGHT") begin
               shiftout <= q[0]; // shiftout gets the rightmost bit of q</pre>
               q <= {shiftin, q[SHIFT_WIDTH-1:1]};</pre>
               // Shift right and append shiftin to the leftmost bit
           end
       end
   end
end
endmodule
```

```
module param_shift_register_tb;
    // Declare testbench signals
    reg sclr;
    reg sset;
    reg shiftin;
    reg load;
    reg [7:0] data; // SHIFT_WIDTH = 8
    reg clock;
    reg enable;
    reg aclr;
    reg aset;
    wire shiftout;
    wire [7:0] q;
    // Instantiate the parameterized shift register
    param shift register #(
        .LOAD_AVALUE(2),
                                   // LOAD AVALUE = 2
        .LOAD_SVALUE(4),
                                   // LOAD_SVALUE = 4
        .SHIFT_DIRECTION("LEFT"), // SHIFT_DIRECTION = "LEFT"
        .SHIFT_WIDTH(8)
                                   // SHIFT_WIDTH = 8
    ) uut (
        .sclr(sclr),
        .sset(sset),
        .shiftin(shiftin),
        .load(load),
        .data(data),
        .clock(clock),
        .enable(enable),
        .aclr(aclr),
        .aset(aset),
        .shiftout(shiftout),
        .q(q)
    );
    // Clock generation: 10 time unit period
    always begin
        #5 clock = ~clock; // Generate a clock with a period of 10 time units
    end
    // Task to verify expected behavior and output q
    task verify_q(input [7:0] expected_q);
       begin
          if (q == expected_q)
              $display("TEST PASSED: Expected q = %b, Actual q = %b", expected_q, q);
          else
              $display("TEST FAILED: Expected q = %b, Actual q = %b", expected_q, q);
       end
   endtask
```

```
// Stimulus process: Generate test cases
initial begin
   // Initialize signals
   clock = 0;
    sclr = 0;
   sset = 0;
   shiftin = 0;
   load = 0;
   data = 8'b00000000;
   enable = 1;
   aclr = 0;
   aset = 0;
   // Test 2.1: Verify Asynchronous Clear (aclr)
   aclr = 1; // Assert aclr
   aset = 0; // Deassert aset
   #10; // Wait a few time units
   verify_q(8'b00000000); // q should be cleared
   // Test 2.2: Verify Asynchronous Set (aset)
   aclr = 0; // Deassert aclr
   aset = 1; // Assert aset
   #10; // Wait a few time units
   verify_q(8'b00000010); // q should be loaded with LOAD_AVALUE (2)
   // Test 2.3: Verify Synchronous Clear (sclr)
   aclr = 0; // Deassert aclr
   aset = 0; // Deassert aset
   sclr = 1; // Assert sclr
   sset = 0; // Deassert sset
   #10; // Wait a few time units
   verify_q(8'b00000000); // q should be cleared due to sclr
   // Test 2.4: Verify Synchronous Set (sset)
   sclr = 0; // Deassert sclr
   sset = 1; // Assert sset
   #10; // Wait a few time units
   verify_q(8'b00000100); // q should be loaded with LOAD_SVALUE (4)
   // Test 2.5: Verify Load Functionality
   sclr = 0; // Deassert sclr
    sset = 0; // Deassert sset
   load = 1; // Assert load
   data = 8'b11011011; // Set input data
   #10; // Wait a few time units
   verify_q(8'b11011011); // q should be loaded with the data value
```

```
// Test 2.6: Verify Shifting Functionality (Shift Left)
       load = 0; // Deassert load
       sclr = 0; // Deassert sclr
       sset = 0; // Deassert sset
       shiftin = 1; // Set serial shift input
       #10; // Wait for 1 clock cycle
       verify_q(8'b10110111); // Check the shifting behavior
       #10;
       verify_q(8'b01101111); // Continue checking shifting
       // Randomized tests: Generate random values for control signals
       repeat (5) begin
           #20;
           sclr = $random;
           sset = $random;
           shiftin = $random;
           load = $random;
           data = $random;
           aclr = $random;
           aset = $random;
          #10;
       end
       // End simulation
       $stop;
   end
   // Monitor the outputs to check correctness
   initial begin
       $monitor("At time %t: q = %b, shiftout = %b", $time, q, shiftout);
   end
endmodule
File Edit View Add Format Tools Bookmarks Window Help
(db (b7 (6f
         0 ns
```

```
0: q = 00000000, shiftout = x
# At time
# TEST PASSED: Expected q = 00000000, Actual q = 00000000
# At time
                            10: q = 00000010, shiftout = x
# TEST PASSED: Expected q = 00000010, Actual q = 00000010
# At time
                            25: q = 00000000, shiftout = x
# TEST PASSED: Expected q = 00000000, Actual q = 00000000
                            35: q = 00000100, shiftout = x
# At time
# TEST PASSED: Expected q = 00000100, Actual q = 00000100
# At time
                            45: q = 11011011, shiftout = x
# TEST PASSED: Expected q = 11011011, Actual q = 11011011
                            55: q = 10110111, shiftout = 1
# At time
# TEST PASSED: Expected q = 10110111, Actual q = 10110111
                            65: q = 01101111, shiftout = 1
# At time
# TEST PASSED: Expected q = 01101111, Actual q = 01101111
# At time
                            75: q = 11011111, shiftout = 0
# At time
                            85: q = 10111111, shiftout = 1
# At time
                            90: q = 00000000, shiftout = 1
# At time
                           180: q = 00000010, shiftout = 1
# At time
                           215: q = 00000000, shiftout = 1
   5.
module SLE (
    input wire D,
                      // Data input
    input wire CLK,
                      // Clock input
                      // Enable
    input wire EN,
    input wire ALn,
                     // Asynchronous Load (Active Low)
    input wire ADn,
                      // Asynchronous Data (Active Low)
    input wire SLn,
                      // Synchronous Load (Active Low)
                      // Synchronous Data
    input wire SD,
    input wire LAT,
                     // Latch Enable
                      // Output
    output reg Q
);
    // Always block for asynchronous operations (Asynchronous Load)
    always @(posedge CLK or negedge ALn) begin
        if (!ALn) begin
           Q <= ADn; // Asynchronous load when ALn is low
        end
        else if (EN) begin
           if (!SLn) begin
               Q <= SD; // Synchronous load when SLn is low
           end
           else if (!LAT) begin
               Q <= D; // Flip-Flop Mode (LAT=0)
```

end

```
end
    end
    // Always block for latch behavior (LAT=1)
    always @(*) begin
        if (LAT) begin
            Q = D; // Latch Mode (Transparent when LAT=1)
        end
    end
endmodule
module SLE_tb;
    // Testbench Signals
    reg D, CLK, EN, ALn, ADn, SLn, SD, LAT;
    wire Q;
    // Instantiate the DUT (Device Under Test)
    SLE uut (
        .D(D),
        .CLK(CLK),
        .EN(EN),
        .ALn(ALn),
        .ADn(ADn),
        .SLn(SLn),
        .SD(SD),
        .LAT(LAT),
        Q(Q)
    );
    // Clock Generation (50% Duty Cycle)
    initial begin
        CLK = 0;
        forever #5 CLK = ~CLK; // Toggle clock every 5ns
    end
    // Test Sequence
    initial begin
        // Step 1: Activate ALn (Set to 0)
        ALn = 0;
        ADn = $random; // Random asynchronous data
        #10;
        $display("TEST: ALn Activated | Expected Q = %b, Actual Q = %b", ADn, Q);
        // Step 2: Deactivate ALn (Set to 1)
        ALn = 1;
        #10;
```

```
// Step 3: Flip-Flop Mode (LAT = 0)
        LAT = 0;
        repeat (10) begin
            {D, EN, SLn, SD} = $random; // Randomize inputs
            $display("Flip-Flop Mode | D = %b, EN = %b, SLn = %b, SD = %b, Q =
%b", D, EN, SLn, SD, Q);
        end
        // Step 4: Latch Mode (LAT = 1)
        LAT = 1;
        repeat (10) begin
            {D, EN, SLn, SD} = $random; // Randomize inputs
            $display("Latch Mode | D = %b, EN = %b, SLn = %b, SD = %b, Q = %b",
D, EN, SLn, SD, Q);
        end
        $finish;
    end
endmodule
```



```
# TEST: ALn Activated | Expected Q = 0, Actual Q = 0
# Flip-Flop Mode \mid D = 0, EN = 0, SLn = 0, SD = 1, Q = 0
# Flip-Flop Mode \mid D = 1, EN = 0, SLn = 0, SD = 1, Q = 0
# Flip-Flop Mode \mid D = 0, EN = 0, SLn = 1, SD = 1, Q = 0
# Flip-Flop Mode \mid D = 1, EN = 1, SLn = 0, SD = 1, Q = 1
# Flip-Flop Mode \mid D = 1, EN = 1, SLn = 0, SD = 1, Q = 1
# Flip-Flop Mode \mid D = 0, EN = 1, SLn = 0, SD = 1, Q = 1
# Flip-Flop Mode \mid D = 0, EN = 0, SLn = 1, SD = 0, Q = 1
# Flip-Flop Mode \mid D = 0, EN = 0, SLn = 0, SD = 1, Q = 1
# Flip-Flop Mode \mid D = 1, EN = 1, SLn = 0, SD = 1, Q = 1
\# Flip-Flop Mode | D = 0, EN = 1, SLn = 1, SD = 0, Q = 0
# Latch Mode | D = 1, EN = 1, SLn = 0, SD = 1, Q = 1
# Latch Mode \mid D = 1, EN = 1, SLn = 0, SD = 1, Q = 1
# Latch Mode \mid D = 1, EN = 1, SLn = 0, SD = 0, Q = 0
# Latch Mode | D = 1, EN = 0, SLn = 0, SD = 1, Q = 0
# Latch Mode | D = 0, EN = 1, SLn = 1, SD = 0, Q = 0
# Latch Mode \mid D = 0, EN = 1, SLn = 0, SD = 1, Q = 1
# Latch Mode | D = 1, EN = 0, SLn = 1, SD = 0, Q = 1
# Latch Mode | D = 0, EN = 1, SLn = 0, SD = 1, Q = 1
# Latch Mode | D = 0, EN = 1, SLn = 1, SD = 1, Q = 1
# Latch Mode | D = 0, EN = 0, SLn = 1, SD = 0, Q = 1
```